Seguir
Shomit Das
Título
Citado por
Citado por
Ano
The future of formal methods and GALS design
KS Stevens, D Gebhardt, J You, Y Xu, V Vij, S Das, K Desai
Electronic Notes in Theoretical Computer Science 245, 115-134, 2009
252009
Method and apparatus for using compression to improve performance of low voltage caches
J Kalamatianos, S Ganapathy, S Das, M Tomei
US Patent 10,884,940, 2021
202021
Source asynchronous signaling
KS Stevens, S Das
US Patent 9,100,315, 2015
192015
DYNAMIC PRECISION SCALING AT EPOCH GRANULARITY IN NEURAL NETWORKS
SN Das, A Vishnu
US Patent App. 16/425,403, 2020
132020
SAS: Source asynchronous signaling protocol for asynchronous handshake communication free from wire delay overhead
S Das, V Vij, KS Stevens
Asynchronous Circuits and Systems (ASYNC), 2013 IEEE 19th International …, 2013
112013
Synchronous elasticization: Considerations for correct implementation and MiniMIPS case study
E Kilada, S Das, K Stevens
VLSI System on Chip Conference (VLSI-SoC), 2010 18th IEEE/IFIP, 7-12, 2010
112010
COMPRESSION METADATA ASSISTED COMPUTATION
M Tomei, S Das
US Patent App. 17/033,308, 2022
72022
Controlling the operating speed of stages of an asynchronous pipeline
G Sadowski, J Kalamatianos, SN Das
US Patent 10,698,692, 2020
72020
System and method for energy reduction based on history of reliability of a system
G Sadowski, SE Raasch, SN Das, W Burleson
US Patent 10,318,363, 2019
7*2019
DUB: dynamic underclocking and bypassing in nocs for heterogeneous GPU workloads
S Bharadwaj, S Das, Y Eckert, M Oskin, T Krishna
Proceedings of the 15th IEEE/ACM International Symposium on Networks-on-Chip …, 2021
62021
Hint-based fine-grained dynamic voltage and frequency scaling in gpus
SN Das, JL Greathouse
US Patent App. 16/213,126, 2020
42020
A Transmission Line Enabled Deadlock Free Toroidal Network-on-Chip using Asynchronous Handshake Protocols
MJ Wibbels, S Das, DS Takur, V Nori, KS Stevens
2019 25th IEEE International Symposium on Asynchronous Circuits and Systems …, 2019
42019
Predict; Do not React for Enabling Efficient Fine Grain DVFS in GPUs
S Bharadwaj, S Das, K Mazumdar, B Beckmann, S Kosonocky
arXiv preprint arXiv:2205.00121, 2022
32022
Data compression system using base values and methods thereof
S Seyedzadehdelcheh, X Zhang, B Beckmann, SN Das
US Patent 11,144,208, 2021
32021
Byte select cache compression
SN Das, M Tomei, DA Wood
US Patent 10,860,489, 2020
32020
Leveraging the geometric properties of on-chip transmission line structures to improve interconnect performance: A case study in 65nm
S Das, G Manetas, KS Stevens, R Suaya
Networks on Chip (NoCS), 2013 Seventh IEEE/ACM International Symposium on, 1-2, 2013
32013
Device and method for cache utilization aware data compression
SN Das, K Punniyamurthy, M Tomei, BM Beckmann
US Patent 10,838,727, 2020
22020
Compressing data for storage in cache memories in a hierarchy of cache memories
MJ Tomei, PB Bedoukian, SN Das
US Patent 10,795,825, 2020
22020
COMPILER DIRECTED FINE GRAINED POWER MANAGEMENT
VVS Bharadwaj, SN Das, AT Gutierrez, V Adhinarayanan
US Patent App. 17/033,000, 2022
12022
Apparatus and method for providing workload distribution of threads among multiple compute units
K Rao, SN Das, X An, W Huang
US Patent 11,194,634, 2021
12021
O sistema não pode efectuar a operação agora. Tente mais tarde.
Artigos 1–20